基于符号扩展的booth乘法器设计与实现
DOI:
CSTR:
作者:
作者单位:

1.广西类脑计算与智能芯片重点实验室 桂林 541004; 2.广西师范大学电子与信息工程学院 桂林 541004

作者简介:

通讯作者:

中图分类号:

TN791

基金项目:

国家自然科学基金(62061005)、广西自然科学基金(2022GXNSFBA035646)项目资助


Design and implementation of booth multiplier based on symbol extension
Author:
Affiliation:

1.Guangxi Key Laboratory of Braininspired Computing and Intelligent Chips, Guilin 541004, China; 2.Education Department of Guangxi Zhuang Autonomous Region, Guangxi Normal University,Guilin 541004, China

Fund Project:

  • 摘要
  • |
  • 图/表
  • |
  • 访问统计
  • |
  • 参考文献
  • |
  • 相似文献
  • |
  • 引证文献
  • |
  • 资源附件
  • |
  • 文章评论
    摘要:

    针对RISC-V处理器中的乘法器部分延时较高以及功耗较大的问题,本文在booth2算法的基础上,提出一种改进的基于符号扩展的乘法器优化设计,减少了处理器中乘法指令的执行周期并同时支持有/无符号数的运算。改进了CSA32压缩器,并选择交替使用3.2压缩器和4.2压缩器的Wallace树形结构,提高了部分积的压缩效率,还缩短了关键路径的延时,提高了乘法器的运算速度。利用NC-verilog等验证工具对乘法器进行编码验证以及功能仿真,使用Design complier在SIMC 180 nm工艺下进行综合分析,结果表明本文设计的乘法器相较于PicoRV32,乘法指令执行周期缩短了88.2%,面积与功耗也优于同类乘法器。

    Abstract:

    Aiming at the problems of high delay and high power consumption of the multiplier part in RISC-V processors, this paper proposes an improved multiplier optimisation design based on symbol extension on the basis of the booth2 algorithm, which reduces the execution cycle of multiplication instructions in the processor and supports the operation of signed/unsigned numbers at the same time. The improved CSA32 compressor and the choice to alternate the Wallace tree structure with a 3.2 compressor and a 4.2 compressor improves the compression efficiency of the partial product, and also reduces the critical path delay and improves the speed of the multiplier operation. The coding verification and functional simulation of the multiplier are carried out using verification tools such as NC-verilog, and the comprehensive analysis is carried out using. Design complier at SIMC 180 nm process, and the results show that the multiplier designed in this paper reduces the multiplication instruction execution cycle by 88.2% compared with PicoRV32, the area and power consumption are better than those of the same type of multiplier.

    参考文献
    相似文献
    引证文献
引用本文

熊书伟,宋树祥.基于符号扩展的booth乘法器设计与实现[J].电子测量技术,2024,47(20):124-131

复制
分享
文章指标
  • 点击次数:
  • 下载次数:
  • HTML阅读次数:
  • 引用次数:
历史
  • 收稿日期:
  • 最后修改日期:
  • 录用日期:
  • 在线发布日期: 2025-01-06
  • 出版日期:
文章二维码